## **Digital Design Foundation Model Cheatsheet**© james mealy 2018 v1.04

|               |                             | Circuit Diagram                                                                             | Data IN                        | Control IN                        | Data OUT      | Status OUT     |
|---------------|-----------------------------|---------------------------------------------------------------------------------------------|--------------------------------|-----------------------------------|---------------|----------------|
| CombInatorial | RCA                         | DATA IN A P SUM DATA OUT B Cin CO STATUS                                                    | A<br>B<br>Cin                  | -                                 | SUM           | Со             |
|               | MUX                         | DATA IN  A  D  D  D  D  D  D  D  D  D  D  D  D                                              | Multiple<br>DATA_IN            | SEL                               | DATA_OUT      | -              |
|               | Generic<br>Decoder<br>(LUT) | DATA IN DATA OUT                                                                            | DATA                           | -                                 | DATA          | -              |
|               | Standard<br>Decoder         | CONTROL SEL 2 STD_DCDR 3 S3 S3 STATUS S1 STATUS                                             | -                              | SEL                               | -             | STATUS         |
|               | Comparator                  | DATA IN $\begin{bmatrix} A & & & & & & & & & & & & & & & & & & $                            | A<br>B                         | -                                 | 1             | EQ<br>GT<br>LT |
|               | Parity<br>Generator         | DATA IN — PAR STATUS                                                                        | DATA_IN                        | -                                 | -             | PAR            |
| SequentIal    | Register                    | DATA IN DATA JN PREG DATA OUT  CONTROL CLR              | DATA_IN                        | CLK<br>LD<br>CLR                  | DATA_OUT      | -              |
|               | Counter                     | DATA IN DATA JN CNIR DATA OUT DATA OUT CONTROL OF DOWN HOLD RCO STATUS                      | DATA_IN                        | CLK<br>LD, CLR<br>UP/DOWN<br>HOLD | DATA_OUT      | RCO            |
|               | Shift<br>Register           | DATA IN DATA_IN USR PDATA_OUT DATA OUT  CONTROL CLR SEL | DATA_IN,<br>DBIT               | CLK, SEL<br>CLR, DBIT<br>DATA_IN  | DATA_OUT      | -              |
|               | RAM                         | DATA IN DATA IN PAM  CONTROL  ADDR WE  CLK                                                  | IN_DATA<br>-                   | CLK<br>WE<br>ADDR                 | OUT_DATA<br>- | IN_DATA<br>-   |
|               |                             |                                                                                             |                                | Inputs                            |               | Outputs        |
|               | FSM                         | status FSM CLK                                                                              | -                              | CLK<br>status                     | -             | control        |
| FSM<br>Model  |                             | External Inputs NS DCDR NS State Reg                                                        | PS Output DCDR (Moore) (Mealy) | ,× F(PS)<br>,y F(PS,External Inpu | is)           |                |

## Mealy's Laws of Digital Design

Mealy's First Law of Digital Design: If in doubt, draw some black box diagrams.

<u>Justification:</u> You always know enough to draw the top-level BBD interface. When you start drawing black boxes and listing what you know, you generate ideas on how to solve the problem.

**Mealy's Second Law of Digital Design**: If your digital design is running into weird obstacles that require kludgy solutions, toss out the design and start over from square one.

<u>Justification:</u> There is never one correct circuit to solve a digital design problem, which means there are many paths to take when working on a digital design problem. You're inevitably going to take the wrong path, so be ready to realize as much, and switch to a different path.

**Mealy's Third Law of Digital Design:** Every digital design problem can have many different but equivalent solutions; the absolute right solution is eternally elusive.

<u>Justification:</u> Digital circuitry is inherently flexible, which allows you to solve digital design problems in different ways. The digital design must be familiar enough with digital circuitry to be able to create their designs to satisfy the design criteria and to then verify their designs work as expected.

Mealy's Fourth Law of Digital Design: The digital design process is circular, not linear. If you think you're going to generate the correct solution with the first pass, you're bound for disappointment. The digital design process is circular; always make going backwards a few steps to fix issues part of the design process. Don't try to make your design perfect from the get-go, make it simple to understand so that you can fix issues as they arise.

<u>Justification</u>: Based on Mealy's Second and Third Laws, you always need to be willing to go temporarily backwards on your designs. Design, go back and make necessarily refinement, design some more, repeat.

**Mealy's Fifth Law of Digital Design**: Model circuits using many smaller sub-modules as opposed to fewer larger sub-modules; as this approach supports testing and increases the chances module reuse.

<u>Justification</u>: Large designs are harder to understand and test, particularly if you're first passing off your models to an HDL synthesizer. Make your designs reliant upon a strong foundation of basic digital modules is always the best approach.

**Mealy's Sixth Law of Digital Design:** Don't rely on the HDL synthesizer; create your HDL models by having a remote vision of what underlying hardware should look like in terms of standard digital modules.

<u>Justification</u>: Although HDLs give you the ability to model digital circuits, they are not magic. The HDL synthesizer's task is to convert pages of text into circuits; the more the options you give to the synthesizer, the less probable the synthesizer will successfully generate a circuit that works as you intended.

**Mealy's Seventh Law of Digital Design**: Always first consider modeling a digital circuit or part of a digital circuit using some type of decoder. Decoders in digital design are anything we can describe in a tabular format, so they are essentially look-up tables (LUTs).

<u>Justification</u>: The basis of all digital design is defining circuits in a tabular format, whenever possible. Although this approach represents low-level design, HDL tools have strong support for table-based models.